#### **Processor Architecture**

# PIPE: Y86 Pipelined Implementation (Part II)



4190.308 Computer Architecture, Fall 2014

#### **Overview**

#### Goal: make the pipelined processor work

- Data Hazards
  - An instruction having register R as source follows shortly after another instruction having register R as destination
  - A common condition, don't want to slow down pipeline
- Control Hazards
  - Mispredicted conditional branch
    - Our design predicts all branches as being taken
    - Naïve pipeline executes two extra instructions
  - Getting return address for ret instruction
    - Naïve pipeline executes three extra instructions
- Making Sure It Really Works
  - What if multiple special cases happen simultaneously?



# **Pipeline Stages**

- Fetch
  - Select current PC
  - Read instruction
  - Compute incremented PC
- Decode
  - Read program registers
- Execute
  - Operate ALU
- Memory
  - Read or write data memory
- Write Back
  - Update register file



#### **PIPE- Hardware**

- Pipeline registers hold intermediate values from previous stages for the instruction
- Forward (Upward) Paths
  - Values passed from one stage to next
  - Cannot jump past stages
    - e.g., valC passes through decode



#### **Data Dependencies: No Nop**



#### **Data Dependencies: 2 Nop's**



#### **Stalling for Data Dependencies**



- If an instruction follows too closely after another that writes its source register, slow it down
- Hold instruction in decode
- Dynamically inject nop's (i.e., bubbles) into execute stage

#### **Stall Condition**

- Source Registers
  - srcA and srcB of the instruction in decode stage
- Destination Registers
  - dstE and dstM fields
  - Instructions in execute, memory, and write-back stages
- Special Cases
  - Don't stall for register ID 15 (0xF)
    - Indicates absence of register operand
  - Don't stall for failed conditional move



# **Detecting Stall Condition**

0x000: irmovl \$10,%edx

0x006: irmovl \$3,%eax

0x00c: nop

0x00d: nop

**bubble** 

0x00e: addl %edx,%eax

0x010: halt



#### **Three-fold Stall**



0x000: irmovl \$10, %edx

0x006: irmovl \$3,%eax

0x00c: addl %edx,%eax

0x00e: halt

|            | Cycle 4 |
|------------|---------|
| Write Back |         |

| Write Back |                         |
|------------|-------------------------|
| Memory     | 0x000: irmovl \$10,%edx |
| Execute    | 0x006: irmovl \$3,%eax  |
| Decode     | 0x00c: addl %edx,%eax   |
| Fetch      | 0x00e: halt             |

Cyclo 1

- Stalled instruction held back in decode stage
- Following instruction stays in fetch stage
- Bubbles injected into execute stage
  - Like dynamically generated nop's
  - Move through later stages

0x000: irmovl \$10,%edx

0x006: irmovl \$3,%eax

0x00c: addl %edx,%eax

0x00e: halt

|            | Cycle 3                 |
|------------|-------------------------|
| Write Back | 0x000: irmovl \$10,%edx |
| Memory     | 0x006: irmovl \$3,%eax  |
| Execute    | bubble                  |
| Decode     | 0x00c: addl %edx,%eax   |
| Fetch      | 0x00e: halt             |

Cycle 5

- Stalled instruction held back in decode stage
- Following instruction stays in fetch stage
- Bubbles injected into execute stage
  - Like dynamically generated nop's
  - Move through later stages

0x000: irmovl \$10,%edx

0x006: irmovl \$3,%eax

0x00c: addl %edx,%eax

0x00e: halt

|            | Cycle 0                |
|------------|------------------------|
| Write Back | 0x006: irmovl \$3,%eax |
| Memory     | bubble                 |
| Execute    | bubble                 |
| Decode     | 0x00c: addl %edx,%eax  |
| Fetch      | 0x00e: halt            |

Cyclo 6

- Stalled instruction held back in decode stage
- Following instruction stays in fetch stage
- Bubbles injected into execute stage
  - Like dynamically generated nop's
  - Move through later stages

0x000: irmovl \$10,%edx

0x006: irmovl \$3,%eax

0x00c: addl %edx,%eax

0x00e: halt

|            | Cycle /               |
|------------|-----------------------|
| Write Back | bubble                |
| Memory     | bubble                |
| Execute    | bubble                |
| Decode     | 0x00c: addl %edx,%eax |
| Fetch      | 0x00e: halt           |

Cyclo 7

- Stalled instruction held back in decode stage
- Following instruction stays in fetch stage
- Bubbles injected into execute stage
  - Like dynamically generated nop's
  - Move through later stages

0x000: irmovl \$10,%edx

0x006: irmovl \$3,%eax

0x00c: addl %edx,%eax

0x00e: halt

|            | Cycle 0               |
|------------|-----------------------|
| Write Back | bubble                |
| Memory     | bubble                |
| Execute    | 0x00c: addl %edx,%eax |
| Decode     | 0x00e: halt           |
| Fetch      |                       |

Cycle &

- Stalled instruction held back in decode stage
- Following instruction stays in fetch stage
- Bubbles injected into execute stage
  - Like dynamically generated nop's
  - Move through later stages

# **Implementing Stalling**



- Pipeline Control
  - Combinational logic detects stall condition
  - Sets mode signals for how pipeline registers should be updated

# **Pipeline Register Modes**







# **Avoiding Stalls Through Data Forwarding**

#### Naïve Pipeline

- Register isn't written until completion of write-back stage
- Source operands read from register file in decode stage

#### Observation

 Value to be written to register generated much earlier (in execute or memory stage)

#### Trick

- Pass value directly from execute or memory stage of the generating instruction to decode stage
- Needs to be available at the end of decode stage

## **Data Forwarding Example**

0x000: irmovl \$10,%edx

0x006: irmovl \$3,%eax

0x00c: nop 0x00d: nop

0x00e: addl %edx,%eax

0x010: halt

- irmovl \$3, %eax in write-back stage
- Destination value in W pipeline register
- Forward as valB for decode stage



# **Bypass Paths**

- Decode Stage
  - Forwarding logic selects valA and valB
  - Normally from register file
  - Forwarding: get valA or valB from later pipeline stages
- Forwarding Sources
  - Execute: valE
  - Memory: valE, valM
  - Write back: valE, valM



PC

#### **Data Forwarding Example #2**

0x000: irmovl \$10, %edx

0x006: irmovl \$3,%eax

0x00c: addl %edx,%eax

0x00e: halt

- Register %edx
  - Value generated by ALU during previous cycle
  - Forward from memory as valA
- Register %eax
  - Value generated by ALU during current cycle
  - Forward from execute as valB



# **Forwarding Priority**

0x000: irmovl \$1, %eax

0x006: irmovl \$2, %eax

0x00c: irmovl \$3, %eax

0x012: rrmovl %eax, %edx

0x014: halt

- Multiple Forwarding Choices
  - Which one should have priority?
  - Should be same as sequential execution semantics
  - Use matching value from earliest pipeline stage



## Implementing Forwarding

- Add additional feedback paths from E, M, and W pipeline registers into decode stage
- Create logic blocks to select from multiple sources for valA and valB in decode stage



# **Implementing Forwarding**

```
## What should be the A value?
int new E valA = [
   Use incremented PC
    D icode in { ICALL, IJXX } : D valP;
  # Forward valE from execute
    d srcA == e dstE : e valE;
   Forward valM from memory
    d srcA == M dstM : m valM;
   Forward valE from memory
    d srcA == M dstE : M valE;
    Forward valM from write back
    d srcA == W dstM : W valM;
    Forward valE from write back
    d srcA == W dstE : W valE;
   Use value read from register file
    1 : d rvalA;
```



1;

#### **Limitations of Forwarding**



- Load-use dependency
  - Value needed by the end of decode stage in cycle 7
  - Value read from memory in memory stage of cycle 8



#### **Avoiding Load/Use Hazard**



- Stall the instruction that uses the loaded value for one cycle
- Then, pick up loaded value by forwarding from memory stage



# **Detecting Load/Use Hazard**



| Condition       | Trigger                         |
|-----------------|---------------------------------|
| Load/Use Hazard | E_icode in { IMRMOVL, IPOPL }   |
|                 | && E_dstM in { d_srcA, d_srcB } |

#### **Control for Load/Use Hazard**



- Stall instructions in fetch and decode stages
- Inject bubble into execute stage

| Condition       | F     | D     | E      | M      | W      |
|-----------------|-------|-------|--------|--------|--------|
| Load/Use Hazard | stall | stall | bubble | normal | normal |

#### **Branch Misprediction Example**

```
0x000: xorl %eax, %eax
0x002: jne t
                           # Not taken
0x007: irmovl $1, %eax
                           # Fall through
0x00d:
         nop
0x00e:
         nop
0 \times 0.0 f:
         nop
0x010: halt
0x011: t: irmov1 $3, %edx # Target (should not execute)
0x017: irmovl $4, %ecx
                           # Should not execute
0x01d: irmovl $5, %edx
                           # Should not execute
```

# **Handling Misprediction**



#### Predict branch as taken

- Two instructions are fetched from the target
- Cancel when mispredicted
  - Detect branch not-taken in execute stage
  - During the next cycle, replace instructions in execute and decode by bubbles
  - No side effects have occurred yet

# **Detecting Mispredicted Branch**



| Condition           | Trigger                 |
|---------------------|-------------------------|
| Mispredicted Branch | E_icode = IJXX & !e_Cnd |

## **Control for Misprediction**



| Condition           | F      | D      | Е      | M      | W      |
|---------------------|--------|--------|--------|--------|--------|
| Mispredicted Branch | normal | bubble | bubble | normal | normal |

#### Return Example

```
0x000:
         irmovl Stack, %esp # Initialize stack pointer
0x006: call p
                        # Procedure call
0x00b:
         irmovl $5,%esi # Return point
0x011: halt
0x020: pos 0x20
0x020: p: irmovl $-1, %edi  # procedure
0x026: ret
0x027: irmovl $1,%eax # Should not executed
0x02d: irmovl $2, %ecx # Should not executed
0x033: irmovl $3,%edx # Should not executed
0x039: irmovl $4, %ebx # Should not executed
0x100: .pos 0x100
0x100: Stack:
                          # Stack: Stack pointer
```

Previously executed three additional instructions

# **Correct Return Example**

0x026: ret

bubble

bubble

bubble

0x00b: irmovl \$5, % esi # Return



- As ret passes through pipeline, stall at fetch stage
  - While in decode, execute, and memory stage
- Inject bubble into decode stage
- Release stall when reach write-back stage



- •
- •

| F         |
|-----------|
| valC←5    |
| rB← % esi |

W

#### **Detecting Return**



| Condition      | Trigger                               |
|----------------|---------------------------------------|
| Processing ret | IRET in { D_icode, E_icode, M_icode } |

#### **Control for Return**

0x026: ret

bubble

bubble

bubble

0x00b: irmovl \$5,%esi # Return

|   | F      | D    | Е | Μ | W |   | _ |   |     |
|---|--------|------|---|---|---|---|---|---|-----|
|   |        | F    | D | Е | М | W |   | _ |     |
|   |        |      | F | D | Е | М | W |   |     |
|   |        |      |   | F | D | Е | М | W |     |
| 1 | 20±117 | an a |   |   | _ | 7 |   | М | ۱۸/ |

| Condition      | F     | D      | Е      | M      | W      |
|----------------|-------|--------|--------|--------|--------|
| Processing ret | stall | bubble | normal | normal | normal |

# (Initial) Summary

#### Detection

| Condition           | Trigger                                                       |  |  |  |  |
|---------------------|---------------------------------------------------------------|--|--|--|--|
| Processing ret      | IRET in { D_icode, E_icode, M_icode }                         |  |  |  |  |
| Load/Use Hazard     | E_icode in { IMRMOVL, IPOPL } && E_dstM in { d_srcA, d_srcB } |  |  |  |  |
| Mispredicted Branch | E_icode = IJXX & !e_Cnd                                       |  |  |  |  |

#### Action (on next cycle)

| Condition           | F      | D      | E      | M      | W      |
|---------------------|--------|--------|--------|--------|--------|
| Processing ret      | stall  | bubble | normal | normal | normal |
| Load/Use Hazard     | stall  | stall  | bubble | normal | normal |
| Mispredicted Branch | normal | bubble | bubble | normal | normal |

#### Implementing Pipeline Control



Combinational logic generates pipeline control signals

#### **Initial Version of Pipeline Control**

```
bool F stall =
     # Conditions for a load/use hazard
    E icode in { IMRMOVL, IPOPL } && E dstM in { d srcA, d srcB } ||
     # Stalling at fetch while ret passes through pipeline
     IRET in { D icode, E icode, M icode };
bool D stall =
     # Conditions for a load/use hazard
    E icode in { IMRMOVL, IPOPL } && E dstM in { d srcA, d srcB };
bool D bubble =
     # Mispredicted branch
     (E icode == IJXX && !e Cnd) ||
     # Stalling at fetch while ret passes through pipeline
      IRET in { D icode, E icode, M icode };
bool E bubble =
     # Mispredicted branch
     (E icode == IJXX && !e Cnd) ||
    # Load/use hazard
    E icode in { IMRMOVL, IPOPL } && E dstM in { d srcA, d srcB };
```

#### **Control Combinations**



- Special cases that can arise during the same clock cycle
  - Combination A
    - Not-taken branch
    - ret instruction at branch target
  - Combination B
    - Instruction that reads from memory to %esp
    - Followed by ret instruction

#### **Control Combination A**



| Condition           | F      | D      | ш      | M      | W      |
|---------------------|--------|--------|--------|--------|--------|
| Processing ret      | stall  | bubble | normal | normal | normal |
| Mispredicted Branch | normal | bubble | bubble | normal | normal |
| Combination         | stall  | bubble | bubble | normal | normal |

- Should handle as mispredicted branch
- Stalls F pipeline register
- But PC selection logic will be using M\_valM anyhow

#### **Control Combination B**



| Condition       | F     | D              | E      | M      | w      |
|-----------------|-------|----------------|--------|--------|--------|
| Processing ret  | stall | bubble         | normal | normal | normal |
| Load/Use Hazard | stall | stall          | bubble | normal | normal |
| Combination     | stall | bubble + stali | bubble | normal | normal |

- Would attempt to bubble and stall pipeline register D
- Signaled by processor as pipeline error

#### **Handling Control Combination B**



| Condition       | F     | D      | E      | M      | W      |
|-----------------|-------|--------|--------|--------|--------|
| Processing ret  | stall | bubble | normal | normal | normal |
| Load/Use Hazard | stall | stall  | bubble | normal | normal |
| Combination     | stall | stall  | bubble | normal | normal |

- Load/use hazard should get priority
- ret instruction should be held in decode stage for additional cycle

#### **Corrected Pipeline Control Logic**

```
bool D_bubble =
    # Mispredicted branch
    (E_icode == IJXX && !e_Cnd) ||
    # Stalling at fetch while ret passes through pipeline
    IRET in { D_icode, E_icode, M_icode }
        # but not for a load/use hazard
        && !(E_icode in { IMRMOVL, IPOPL }
              && E_dstM in { d_srcA, d_srcB });
```

| Condition       | F     | D      | E      | M      | W      |
|-----------------|-------|--------|--------|--------|--------|
| Processing ret  | stall | bubble | normal | normal | normal |
| Load/Use Hazard | stall | stall  | bubble | normal | normal |
| Combination     | stall | stall  | bubble | normal | normal |

- Load/use hazard should get priority
- ret instruction should be held in decode stage for additional cycle

# **Pipeline Summary**

- Data Hazards
  - Most handled by forwarding
    - No performance penalty
  - Load/use hazard requires one cycle stall
- Control Hazards
  - Cancel instructions when detect mispredicted branch
    - Two clock cycles wasted
  - Stall fetch stage while ret passes through pipeline
    - Three clock cycles wasted
- Control Combinations
  - Must analyze carefully
  - First version had subtle bug
    - Only arises with unusual instruction combination